Logo

회원가입로그인 ENGLISH naver youtube  
search 

IP명 A 5.8GHz CMOS Receiver Front-end With Quadrature Gm-stage for V2X Communication
Category Analog Application cellular
실설계면적 4㎛ X 3㎛ 공급 전압 1.2V
IP유형 Hard IP 동작속도 5.8GHz
검증단계 Silicon 참여공정 HM-1902
IP개요 RF front-end of the 5.8 GHz integrated CMOS dedicated short range communication (DSRC) receiver for the Korea/Japan electronic toll collection system is
presented. The receiver uses low-IF conversion architecture for high sensitivity and low-power consumption. To solve image problem in the low-IF receiver, 10 MHz IF and 40 MHz IF are chosen for Korean and Japanese DSRC standards, respectively,
since they make no image signals exist in image band. A singlequadrature mixer with the proposed transconductor-type quadrature generator in RF signal path is also adopted which has accurate quadrature characteristic in 5.8 GHz frequency.
When the RF front-end of the integrated 5.8 GHz DSRC receiver is implemented using 0.65 nm CMOS technology, the receiver achieves the overall noise figure of less than 5 dB with image rejection ratio of more than 30 dB. The RF front-end of
the 5.8 GHz DSRC receiver dissipates 45 mA with 1.2 V supply voltage
- 레이아웃 사진 -